Welcome![Sign In][Sign Up]
Location:
Downloads SourceCode Windows Develop Other
Title: DCT2 Download
 Description: VHDL designs and implements the use of DCT transform, in the ISE simulation through the
 Downloaders recently: [More information of uploader hlayumi1234]
 To Search: dct2 vhdl
  • [DCTdemo] - DCT discrete cosine transform demonstrat
  • [DCT-vhdl] - This is a two-dimensional 8* 8 discrete
  • [dct-code] - Discrete cosine transform VHDL realizati
  • [dct2] - discrete cosine transforms for embedded
  • [multi_core] - multi core with advanced programming ski
File list (Check if you may need any files):
DCT2\dct.v
....\dct_cos_table.v
....\dct_mac.v
....\dct_syn.v
....\dct_testbench.v
....\dctu.v
....\dctub.v
....\fdct.v
....\zigzag.v
....\dct_syn_summary.html
....\dct_syn.prj
....\dct_syn.xst
....\dct_syn.cmd_log
....\dct_syn.syr
....\dct_syn.lso
....\DCT.ntrc_log
....\dct_syn.ngr
....\dct_syn.ngc
....\dct_syn.stx
....\dct_syn_prev_built.ngd
....\dct_syn_map.map
....\dct_syn_map.ngm
....\dct_syn.pcf
....\dct_syn_map.ncd
....\dct_syn_map.xrpt
....\dct_syn_map.mrp
....\dct_syn.par
....\dct_syn_par.xrpt
....\dct_syn.ptwx
....\dct_syn_pad.csv
....\dct_syn.pad
....\dct_syn_pad.txt
....\dct_syn.unroutes
....\dct_syn.ncd
....\dct_syn.xpi
....\dct_syn_guide.ncd
....\dct_syn.twx
....\dct_syn.twr
....\dct_syn.ut
....\dct_syn.bgn
....\dct_syn.drc
....\dct_syn.bit
....\dct_syn_usage.xml
....\dct_syn_summary.xml
....\device_usage_statistics.html
....\_impact.cmd
....\_impact.log
....\DCT.ise_ISE_Backup
....\dct_testbench.udo
....\dct_testbench.fdo
....\dct_testbench_wave.fdo
....\transcript
....\vsim.wlf
....\dct_syn_xst.xrpt
....\dct_syn.bld
....\dct_syn_ngdbuild.xrpt
....\dct_syn.ngd
....\dct_testbench.ndo
....\dct_testbench_wave.ndo
....\DCT.restore
....\DCT.ise
....\netgen\translate\dct_syn_translate.nlf
....\......\.........\dct_syn_translate.v
....\_xmsgs\xst.xmsgs
....\......\ngdbuild.xmsgs
....\......\netgen.xmsgs
....\work\_info
....\....\glbl\_primary.vhd
....\....\....\verilog.asm
....\....\....\_primary.dat
....\....\dct_testbench\_primary.vhd
....\....\.............\verilog.asm
....\....\.............\_primary.dat
....\....\fdct\_primary.vhd
....\....\....\verilog.asm
....\....\....\_primary.dat
....\....\dct\_primary.vhd
....\....\...\verilog.asm
....\....\...\_primary.dat
....\....\zigzag\_primary.vhd
....\....\......\verilog.asm
....\....\......\_primary.dat
....\....\dctub\_primary.vhd
....\....\.....\verilog.asm
....\....\.....\_primary.dat
....\....\....\_primary.vhd
....\....\....\verilog.asm
....\....\....\_primary.dat
....\....\..._mac\_primary.vhd
....\....\.......\verilog.asm
....\....\.......\_primary.dat
....\_ngo\netlist.lst
....\xst\dump.xst\dct_syn.prj\ntrc.scr
....\...\work\hdllib.ref
....\...\....\vlg20\dct__syn.bin
....\...\....\...75\fdct.bin
....\...\....\...27\dct.bin
....\...\....\...1C\zigzag.bin
....\...\....\...7A\dctub.bin
....\...\....\...38\dctu.bin
    

CodeBus www.codebus.net