Welcome![Sign In][Sign Up]
Location:
Search - XILINX U

Search list

[OtherXilinx_usb_jtag

Description: Xilinx_usb_jtag 下载器原理图及程序-Download browser Xilinx_usb_jtag schematic diagram and procedure
Platform: | Size: 1869824 | Author: 姜兆刚 | Hits:

[VHDL-FPGA-VerilogMars-SP3-U_FPGA_manual

Description: Mars-SP3-U FPGA开发板说明,针对Xilinx的XC3S400,有对原理图的说明和实例操作说明-Mars-SP3-U FPGA development board that Xilinx for the XC3S400, there is schematic diagram of the description and examples of instructions
Platform: | Size: 645120 | Author: iversn | Hits:

[USB developxps_usb2_device

Description: it said to usb module on Xilinx board
Platform: | Size: 241664 | Author: nam | Hits:

[VHDL-FPGA-VerilogXilinxFPGA

Description: 可以很快学会使用xilinx开发环境ISE,是一个不错的初级入门文件。推荐。-the PDH can easy make u know the sample knowlege on FPGA software ISE.it is worthy reading.
Platform: | Size: 1735680 | Author: jason | Hits:

[Software Engineeringphase_test

Description: VHDL,简易音频数字相位表的设计与实现 数字相位测量仪在工业领域中经常用到的一般测量工具,主要应用与同频率正弦信号间的相位差的测量显示。 本系统采用FPGA实现测量的核心部分,主要由数字鉴相、累加计数器、控制器以及寄存与显示译码电路组成。该系统硬件电路简单,整个系统采用硬件描述语言VHDL作为系统内部硬件结构的描述手段,在XILINX公司的ISE9.1的软件支持下完成。可以对20Hz~20kHz频率范围内的音频信号进行采样鉴相处理,并将数据传回FPGA进行相位差计数累加、测量运算,最后送显示译码电路显示,测相范围为 ,相位测量误差 < 。 经测试结果验证,本系统充分利用FPGA对数据的高速处理能力,是系统设计高效、可靠,处理速度快,稳定性高,易于实现。 -VHDL, simple audio digital phase Table Design and Implementation of the digital phase meter general measurement tools are often used in the industrial field, the measurement of the phase difference between the main application with the same frequency sinusoidal signal. The system uses the FPGA implementation of the core part of the measurement, mainly by the digital phase, cumulative counter, the decoding circuit of the controller as well as storage and display. The system hardware circuit is simple, and the entire system using hardware description language VHDL system means a description of the internal hardware structure, completed in the XILINX company ISE9.1 software support. The audio signal in the frequency range of 20Hz ~ 20kHz sampling KAM-phase process, and the data returned FPGA retardation counted accumulation measuring operation, and finally sent to the decoding circuit, the scope of the measurement phase, the phase measurement error < . The test results verify the full u
Platform: | Size: 1367040 | Author: 张学仁 | Hits:

[Linux-Unixu-boot-xlnx-xilinx-v2016.3.tar

Description: u-boot-xlnx-xilinx-v2016.3
Platform: | Size: 16662528 | Author: iyoyoo | Hits:

[Embeded LinuxDULG-yellowstone

Description: 社区经典的powerpc处理器的uboot开发指南(The uboot Development Guide for the community classic PowerPC processor)
Platform: | Size: 768000 | Author: echoshy | Hits:

CodeBus www.codebus.net