CodeBus
www.codebus.net
Search
Sign in
Sign up
Hot Search :
Source
embeded
web
remote control
p2p
game
More...
Location :
Home
Search - filter
Main Category
SourceCode
Documents
Books
WEB Code
Develop Tools
Other resource
Sub Category
Network Marketing
Management
E-commerce
Business guide
Business plan
Successful incentive
Human Resources
Report papers
Marketing materials
Consulting and training
Website
Software Engineering
File Format
Technology Management
Industry research
Program doc
Other
Search - filter - List
[
Other
]
直接卷积
DL : 0
title('xn'); subplot(2,2,2) plot(yn); title('直接卷积'); subplot(2,2,3) plot(yn1); title('filter函数'); subplot(2,2,4) plot(y3); title('iir计算');
Date
: 2010-12-16
Size
: 60.5kb
User
:
zhj891102
[
Other
]
Robust Adaptive Beamforming for Fast-Mov
DL : 0
空时自适应处理STAP资料 2017 Robust Adaptive Beamforming for Fast-Moving Target Detection With FDA-STAP Radar 2017 Robust joint design of transmit waveform and receive filter for MIMO radar space-time adaptive processing with signal-dependent interferences 2017 Training-Based Adaptive Transmit–Receive Beamforming for MIMO Radars
Date
: 2018-04-24
Size
: 1.32mb
User
:
zhw5282411
[
Other
]
Comparative study of FFA architectures using different multiplier and adder topologies
DL : 0
Parallel FIR filter is the prime block of many modern communication application such as MIMO, multi-point transceivers etc. But hardware replication problem of parallel techniques make the system more bulky and costly. Fast FIR algorithm (FFA) gives the best alternative to traditional parallel techniques. In this paper, FFA based FIR structures with different topologies of multiplier and adder are implemented. To optimize design different multiplication technique like add and shift method, Vedic multiplier and booth multiplier are used for computation. Various adders such as carry select adder, carry save adder and Han-Carlson adder are analyzed for improved performance of the FFA structure. The basic objective is to investigate the performance of these designs for the tradeoffs between area, delay and power dissipation. Comparative study is carried out among conventional and different proposed designs. The advantage of presented work is that; based on the constraints, one can select the suitable design for specific application. It also fulfils the literature gap of critical analysis of FPGA implementation of FFA architecture using different multiplier and adder topologies. Xilinx Vivado HLS tool is used to implement the proposed designs in VHDL.
Date
: 2021-10-05
Size
: 1.07mb
User
:
nalevihtkas
[
Other
]
FIR FILTER
DL : 0
VLSI IMPLEMENTATION OF FIR FILTER
Date
: 2021-10-25
Size
: 3.13mb
User
:
nalevihtkas
[
Other
]
TPA3116D2
DL : 0
TPA3116D2 15-W, 30-W, 50-W Filter-Free Class-D Stereo Amplifier Family With AM Avoidance
Date
: 2022-03-17
Size
: 2.75mb
User
:
abc72527
[
Other
]
libsdbf
DL : 0
Similarity Digest Bloom Filter Library
Date
: 2023-03-12
Size
: 123.1kb
User
:
pavlest
CodeBus
is one of the largest source code repositories on the Internet!
Contact us :
1999-2046
CodeBus
All Rights Reserved.