Welcome![Sign In][Sign Up]
Location:
Downloads SourceCode Embeded-SCM Develop VHDL-FPGA-Verilog
Title: 256fft Download
 Description: • 256 -point radix-8 FFT. • Forward and inverse FFT. • Pipelined mode operation, each result is outputted in one clock cycle, the latent delay from input to output is equal to 580 clock cycles (839 clock cycles when the direct output data order), simultaneous loading/downloading supported. • Input data, output data, and coefficient widths are parametrizable in range 8 to 16 and more. • Two and three data buffers are selected. • FFT for 10 bit data and coefficient width is calculated on Xilinx XC4SX25-12 FPGA at 250 MHz clock cycle, and on Xilinx XC5SX25-12 FPGA at 300 MHz clock cycle, respectively. • FFT unit for 10 bit data and coefficients, and 2 data buffers occupies 1652 CLB slices, 4 DSP48 blocks, and 2,5 kbit of RAM in Xilinx XC4SX25 FPGA, and 670 CLB slices 4 DSP48E blocks, and 2,5 kbit of RAM in Xilinx XC5SX25 FPGA, data buffers are implemented on the distributed RAM.
 Downloaders recently: [More information of uploader nagu_03]
  • [rader7] - FPGA DFT Fast Algorithm
  • [studyFFTcore] - Call FPGA implementation of the IP core
  • [FPGA_Implementation_of_an_OFDM_Modem] - fpga realization of OFDM and the source
  • [FFT_16] - FFT Fast Fourier Transform-verilog, the
  • [ADS7842] - In the T0 timer interrupt AT89S52 drivin
  • [fft] - MATLAB VHDL ADN EDA
  • [fft_gen] - FFT vhdl generic: I m new to vhdl, and I
  • [fft] - THE CODE OF fft ,FPGA(VHDL)
  • [FFT] - fft implementation in fpga using vhdl xi
  • [yy] - XILINX board provided the use inside the
File list (Check if you may need any files):
03091291256fft.rar
    

CodeBus www.codebus.net